

W802 chip specification sheet

V1.1



Beijing Lianshengde Microelectronics Co., Ltd. (Winner Micro)

Address: 6th Floor, Yindu Building, No. 67 Fucheng Road, Haidian District, Beijing

Tel: +86-10-62161900

Website: www.winnermicro.com



### Document modification record

| Version revision time |                     | Revision history  | author | review  |
|-----------------------|---------------------|-------------------|--------|---------|
| V1.0                  | 2023/7/17 Create o  | locument          | HMX    | CYC,LGH |
| V1.1                  | 2023/8/2 Add silk s | creen information | HMX    |         |
|                       |                     |                   |        |         |





#### Table of content

| Document mo        | dification record                    | 5   |
|--------------------|--------------------------------------|-----|
|                    |                                      |     |
| 1 Overview .       |                                      | 4   |
| 2 Characteris      | stics                                | 4   |
| 3 Chip struc       | ture                                 | 6   |
| <b>4Address</b> sp | ace division                         | 7   |
| 5 Function d       | escription                           | 10  |
| o i diletion d     |                                      | )   |
| 5.1                | SDIO HOST controller                 | 10  |
| 5.2                | SDIO Device Controller               | 11  |
| 5.3 High-s         | speed SPI device controller          | 11  |
|                    |                                      |     |
| 5.4                | DMA controller                       | 11  |
| 5.5                | Clock and reset                      | 12  |
| 5.6                | Memory Manager                       | 12  |
| 5.7 Digita         | l baseband                           | .12 |
| 1                  |                                      |     |
| 5.8                | MAC Controller                       | 13  |
| 5.9 Secur          | ity system                           | 13  |
| 5.10               | FLASH controller                     | 14  |
| 5.11               | RSA encryption module                | 14  |
| 5.12               | Universal hardware encryption module | 14  |





| 5.13           | I2C controller                       | 15           |
|----------------|--------------------------------------|--------------|
| 5.14 Mast      | ter/Slave SPI Controller             | 15           |
| 5.15           | UART controller                      | 15           |
| 5.16           | GPIO controller                      | 16           |
| 5.17 Time      | er1                                  | 6            |
| 5.18           | Watchdog Controller                  | 16           |
| 5.19           | RF Configurator                      | 16           |
| 5.20           | RF transceiver                       | 16           |
| 5.21 PWN       | <b>1</b> controller                  | 17           |
| 5.22           | I <sup>2</sup> S controller          | 17           |
| 5.23           | 7816/UART Controller                 | 17           |
| 5.24           | PSRAM interface controller           | 18           |
| 5.25           | ADC                                  | 19           |
| 5.26           | Touch Sensor Touch Button Controller | 19           |
| 6 Pin definit  | ion                                  | 20           |
| 7 Electrical C | Characteristics                      | twenty three |
| 7.1 Limit      | parameters                           | twenty three |
| 7.2            | RF power consumption parameters      | twenty three |
| 7.3            | Wi-Fi radio                          | twenty four  |

# Wi-Fi/BT SoC W802



| 7.4 Bluetooth R     | F25                        |
|---------------------|----------------------------|
| 7.4.1               | Legacy Bluetooth RF25      |
| 7.4.2               | Bluetooth Low Energy Radio |
| 8 Packaging infor   | mation                     |
| 9 Silk screen infor | mation                     |
|                     |                            |
|                     |                            |
|                     |                            |
|                     |                            |
|                     |                            |
| 4                   |                            |
|                     |                            |



#### 1 Overview

The W802 chip is a secure IoT Wi-Fi/Bluetooth dual-mode SoC chip. The chip provides rich digital function interfaces. Support 2.4G

IEEE802.11b/g/n Wi-Fi communication protocol; supports BT/BLE dual-mode working mode and BT/BLE4.2 protocol. Chip integrated 32-bit

CPU processor, built-in UART, GPIO, SPI, I 2C, I 2S, 7816, SDIO, ADC, PSRAM, Touch Sensor and other digital interfaces

port; supports TEE security engine, supports multiple hardware encryption and decryption algorithms, built-in DSP, floating point operation unit and security engine, supports code security rights

Limit settings, support multiple security measures such as firmware encrypted storage, firmware signature, secure debugging, secure upgrade, etc. to ensure product security features. Applicable to

It is used in a wide range of IoT fields such as smart home appliances, smart homes, smart toys, wireless audio and video, industrial control, and medical monitoring.

#### 2 features

- ÿ Chip appearance
  - ÿ QFN56 package, 6mm x 6mm

ÿMCU Features

- ÿ Integrated 32-bit XT804 processor, operating frequency 240MHz, built-in DSP, floating point operation unit and security engine
- ÿ Integrated PSRAM interface, supports up to 64M bit external PSRAM memory
- ÿ Integrated high-speed QSPI interface, supports external Flash memory
- ÿ Integrated 6-channel UART high-speed interface, supporting up to 2M bps
- ÿ Integrated 4-channel 12-bit ADC, maximum sampling rate 1KHz
- ÿ Integrated 1 high-speed slave SPI interface, supporting up to 50MHz
- ÿ Integrated 1 master/slave SPI interface
- $\ddot{y} \; \text{Integrated 1 SDIO\_HOST interface, supports SDIO2.0, SDHC, MMC4.2}$
- ÿ Integrate 1 SDIO\_DEVICE, support SDIO2.0, maximum operating frequency 200Mbps







- ÿ Supports Short Preamble when sending at 2/5.5/11Mbps rate
- $\ddot{\text{y}}$  Supports HT-immediate Compressed Block Ack, Normal Ack, and No Ack response methods
- ÿ Support CTS to self
- ÿ Supports Station, Soft-AP, Soft-AP/Station functions
- ÿ Bluetooth features
  - ÿ Integrated Bluetooth baseband processor/protocol processor, supports BT/BLE dual-mode working mode, and supports BT/BLE4.2 protocol

ÿ Low power consumption mode

- ÿ 3.3V single power supply
- ÿ Support Wi-Fi energy-saving mode power consumption management
- ÿ Supports work, sleep, standby, and shutdown working modes
- ÿ Standby power consumption is less than 10uA

### 3 chip structure





Figure 3-1 W802 chip structure diagram

### 4 Address space division



Figure 4-1 Address space mapping

Table 4-1 Detailed division of bus device address space

| bus slave   | BootMode=0                   | Address space segmentation | Remark                                |
|-------------|------------------------------|----------------------------|---------------------------------------|
| ROM         | 0x0000 0000 ~ 0x0000<br>4FFF |                            | Store the solidified firmware code    |
| FLASH       | 0x0800 0000 ~ 0x0FFF FFFF    |                            | As a dedicated instruction memory.    |
| SRAM        | 0x2000 0000 ~ 0x2002         |                            | Firmware Memory and Instruction Store |
|             | 7FFF                         |                            |                                       |
| Mac RAM 0x2 | 002 8000 ~ 0x2004            |                            | SDIO/H-SPI/UART data cache            |
|             | 7FFF                         |                            |                                       |



| PSRAM  | 0x3000 0000 ~ 0x3080 |                                   | Peripheral memory                  |
|--------|----------------------|-----------------------------------|------------------------------------|
|        | 0000                 |                                   |                                    |
| CONFIG | 0x4000 0000 ~ 0x4000 | 0x4000 0000 ~ 0x4000 05FF RSA co  | nfiguration space                  |
|        | 2FFF                 | 0x4000 0600 ~ 0x4000 07FF GPSEC   | configuration space                |
|        |                      | 0x4000 0800 ~ 0x4000 09FF DMA co  | onfiguration space                 |
|        |                      | 0x4000 0A00 ~ 0x4000 0CFF SDIO_   | HOST configuration space           |
|        |                      | 0x4000 0D00 ~ 0x4000              | PMU configuration space            |
|        |                      | 0DFF                              | <b>\</b>                           |
|        |                      | 0x4000 0E00 ~ 0x4000 0EFF Clock a | and Reset configuration space      |
|        |                      | 0x4000 0F00 ~ 0x4000 0FFF MacPH   | Y Router configuration space       |
|        |                      | 0x4000 1000 ~ 0x4000 13FF BBP co  | nfiguration space                  |
|        |                      | 0x4000 1400 ~ 0x4000 17FF MAC co  | onfiguration space                 |
|        |                      | 0x4000 1800 ~ 0x4000 1FFF SEC co  | nfiguration space                  |
|        |                      | 0x4000 2000 ~ 0x4000 21FF FLASH   | Controller configuration space     |
|        | <b>(</b> ),          | 0x4000 2200 ~ 0x4000 23FF PSRAN   | LCTRL configuration space          |
| 12.    |                      | 0x4000 2400 ~ 0x4000 25FF SDIO S  | lave configuration space           |
|        |                      | 0x4000 2600 ~ 0x4000 27FF H-SPI o | onfiguration space                 |
|        |                      | 0x4000 2800 ~ 0x4000 29FF SD Wra  | pper configuration space           |
|        |                      | 0x4000 2A00 ~ 0x4000 A9FF BT Cor  | e configuration space              |
|        |                      | 0x4000 B000 ~ 0x4000 B0FF SASC-   | B1 Level 1 bus memory security     |
|        |                      |                                   | Configuration module               |
|        |                      | 0x4000 B100 ~ 0x4000 B1FF SASC-   | Flash Flash security configuration |
|        |                      | 8                                 |                                    |



|     |                      |                                            | module                           |
|-----|----------------------|--------------------------------------------|----------------------------------|
|     |                      | 0x4000 B200 ~ 0x4000 B2FF SASC-            | B2 secondary bus memory security |
|     |                      |                                            | Configuration module             |
| APB | 0x4001 0000 ~ 0x4001 | 0x4001 0000 ~ 0x4001 01FF I 2C ma          | aster                            |
|     | C000                 | 0x4001 0200 ~ 0x4001 03FF Sigma            | ADC                              |
|     |                      | 0x4001 0400 ~ 0x4001 05FF SPI ma           | ster                             |
|     |                      | 0x4001 0600 ~ 0x4001 07FF UART0            | C                                |
|     |                      | 0x4001 0800 ~ 0x4001 09FF UART1            | V'                               |
|     |                      | 0x4001 0A00 ~ 0x4001 0BFF UART2            |                                  |
|     |                      | 0x4001 0C00 ~ 0x4001 0DFF UART             | 3                                |
|     |                      | 0x4001 0E00 ~ 0x4001 0FFF UART4            |                                  |
|     |                      | 0x4001 1000 ~ 0x4001 11FF                  |                                  |
|     |                      | 0x4001 1200 ~ 0x4001 13FF GPIO-A           |                                  |
|     |                      | 0x4001 1400 ~ 0x4001 15FF GPIO-E           |                                  |
|     | 4() },               | 0x4001 1600 ~ 0x4001 17FF Watch            | og                               |
|     |                      | 0x4001 1800 ~ 0x4001 19FF Timer            |                                  |
|     | <b>Y</b>             | 0x4001 1A00 ~ 0x4001 1BFF RF_Cd            | ntroller                         |
|     |                      | 0x4001 1C00 ~ 0x4001 1DFF                  |                                  |
|     |                      | 0x4001 1E00 ~ 0x4001 1FFF PWM              |                                  |
|     |                      | 0x4001 2000 ~ 0x4001 21FF I <sup>2</sup> S |                                  |
|     |                      | 0x4001 2200 ~ 0x4001 23FF BT-mod           | dem                              |
|     |                      | 0x4001 2400 ~ 0x4001 25FF                  |                                  |
|     |                      | 9                                          |                                  |



|  | 0x4001 2600 ~ 0x4001 27FF TIPC | Interface security settings |
|--|--------------------------------|-----------------------------|
|  | 0x4001 4000 ~ 0x4001 BFFF RF_E | SIST DAC transmit memory    |
|  | 0x4001 C000 ~ 0x4003 BFFF RF_E | BIST ADC receiving memory   |
|  | 0x4003 C000 ~ 0x5FFF FFFF RSV  |                             |

#### 5 Function description

### 5.1 SDIO HOST controller

The SDIO HOST device controller provides a digital interface to access Secure Digital Input and Output Cards (SDIO) and MMC cards. were able

Access SDIO devices and SD card devices that are compatible with the SDIO 2.0 protocol. The main interfaces are CK, CMD and 4 data lines.

- $\ddot{\text{y}}$  Compatible with SD card specification 1.0/1.1/2.0 (SDHC)
- ÿ Compatible with SDIO memory card specification 1.1.0
- ÿ Compatible with MMC specification 2.0~4.2
- ÿ Configurable interface clock rate, supports host rate 0~50MHz
- ÿ Support standard MMC interface
- ÿ Supports Blocks up to 1024 bytes
- ÿ Support soft reset function
- ÿ Automatic Command/Response CRC generation/verification
- ÿ Automatic data CRC generation/verification
- ÿ Configurable timeout detection
- ÿ Supports SPI, 1-bit SD and 4-bit SD modes
- ÿ Support DMA data transfer



#### 5.2 SDIO Device Controller

SDIO2.0 device-side interface completes the interaction with host data. Internally integrated 1024Byte asynchronous FIFO to complete the data between the host and the chip

Interaction

- ÿ Compatible with SDIO card specification 2.0
  ÿ Support host speed 0~50MHz
  ÿ Supports Blocks up to 1024 bytes
- ÿ Supports SPI, 1-bit SD and 4-bit SD modes

### 5.3 High-speed SPI device controller

ÿ Support soft reset function

Compatible with the general SPI physical layer protocol, by agreeing on the data format for interaction with the host, the host can access the device at high speed, and the maximum supported operating frequency is

### 50Mbps

- ÿ Compatible with universal SPI protocol
- ÿ Selectable level interrupt signal
- ÿ Supports up to 50Mbps rate
- ÿ Simple frame format, full hardware parsing and DMA

### 5.4 DMA controller

Supports up to 8 channels, 16 DMA request sources, and supports linked list structure and register control.

- $\ddot{\mathrm{y}}$  Amba2.0 standard bus interface, 8 DMA channels
- ÿ Support DMA operation based on memory linked list structure
- ÿ Software configures 16 hardware request sources
- ÿ Support 1, 4-burst operation mode

ÿ Support Green Field mode



| ÿ Supports byte, half-word, word operations                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ÿ The source and destination addresses remain unchanged or can be configured in sequential increments or operate cyclically within a predefined address range.                                                          |
| ÿ Synchronize DMA request and DMA response hardware interface timing                                                                                                                                                    |
| 5.5 Clock and reset                                                                                                                                                                                                     |
| Supports the control of chip clock and reset system. Clock control includes clock frequency conversion, clock shutdown and adaptive gate control; reset control includes system and                                     |
| And soft reset control of sub-modules.                                                                                                                                                                                  |
| 5.6 Memory Manager                                                                                                                                                                                                      |
| Supports the configuration of the sending and receiving buffer size, as well as control information such as the base address of the MAC access buffer, the number of buffers, and the upper limit of frame aggregation. |
| 5.7 Digital baseband                                                                                                                                                                                                    |
| Supports IEEE802.11a/b/g/e/n (1T1R) transmitter and receiver algorithm implementation, main parameters:                                                                                                                 |
| ÿ Data rate: 1~54Mpbs (802.11a/b/g), 6.5~150Mbps (802.11n)                                                                                                                                                              |
| ÿ MCS format: MCS0~MCS7, MCS32 (40MHz HT Duplicate mode)                                                                                                                                                                |
| ÿ Support 40MHz bandwidth non-HT Duplicate mode, 6Mÿ54M                                                                                                                                                                 |
| ÿ Signal bandwidth: 20MHz, 40MHz                                                                                                                                                                                        |
| ÿ Modulation method: DSSS (DBPSK, DQPSK, CCK) and OFDM (BPSK, QPSK, 16QAM, 64QAM)                                                                                                                                       |
| ÿ Implement 1T1R MIMO-OFDM spatial multiplexing                                                                                                                                                                         |
| ÿ Support Short GI mode                                                                                                                                                                                                 |
| ÿ Supports legacy mode and Mixed mode                                                                                                                                                                                   |
| ÿ Supports transmission and reception of 20M upper and lower sideband signals under 40MHz bandwidth                                                                                                                     |
| ÿ Supports STBC reception of MCS0ÿ7, 32                                                                                                                                                                                 |



#### 5.8 MAC Controller



- ÿ Support EDCA channel access method
- ÿ Support CSMA/CA, NAV and TXOP protection mechanisms
- ÿ Beacon, Mng, VO, VI, BE, BK five-way sending queue and QoS
- ÿ Support single and broadcast multicast frame reception and transmission
- ÿ Support RTS/CTS, CTS2SELF, Normal ACK, No ACK frame sequence
- ÿ Supports retransmission mechanism as well as retransmission rate and power control
- ÿ Supports MPDU hardware aggregation and deaggregation and Immediate BlockAck mode
- ÿ Support RIFS, SIFS, AIFS
- ÿ Support reverse transmission mechanism
- ÿ Supports TSF timing and is software configurable
- ÿ Support MIB statistics

### 5.9 Security system

Supports the security algorithm specified by the IEEE802.11a/b/g/e/n protocol, and cooperates to complete the encryption and decryption of sent and received data frames

- ÿ Meet the encryption and decryption throughput rate greater than 150Mbps
- ÿ Amba2.0 standard bus interface
- ÿ Support WAPI security mode 2.0
- ÿSupports WEP security mode-64-bit encryption
- ÿSupports WEP security mode-128-bit encryption
- ÿ Support TKIP security mode
- ÿ Support CCMP security mode



#### 5.10 FLASH controller

ÿ Provide bus access to FLASH interface ÿ Support SPI, Quad SPI interface for external Flash ÿ External Flash supports up to 16MB ÿ Support hardware encryption module to encrypt Flash ÿ Provide system bus and data bus access arbitration  $\ddot{\text{y}}$  Implement CACHE cache system to improve FLASH interface access speed ÿ Provide compatibility with different QFlash 5.11 RSA encryption module RSA computing hardware coprocessor provides Montgomery (FIOS algorithm) modular multiplication computing function. Supports 128-bit to 2048-bit modular multiplication. 5.12 Universal hardware encryption module Support SHA1/MD5/RC4/DES/3DES/AES/CRC/TRNG Support SHA1/MD5/RC4/DES/3DES/AES/CRC/TRNG encryption algorithm ÿ DES/3DES supports ECB and CBC modes ÿ AES supports three modes: ECB, CBC and CTR ÿ CRC supports four modes: CRC8, CRC16\_MODBUS, CRC16\_CCITT and CRC32 ÿ CRC supports input/output reverse ÿ SHA1/MD5/CRC supports continuous multi-packet encryption  $\ddot{y}$  Built-in true random number generator, also supports seed to generate pseudo-random numbers



### 5.13 I2C controller

APB bus protocol standard interface, only supports main device controller, I<sup>2</sup>C working frequency supports configurable, 100K-400K.

### 5.14 Master/Slave SPI Controller

| Supports synchronous SPI master-slave functionality. Its working clock is the system internal bus clock. Its characteristics are as follows: |
|----------------------------------------------------------------------------------------------------------------------------------------------|
| ÿ The transmit and receive paths each have 8 word depth FIFOs                                                                                |
| ÿ master supports 4 formats of Motorola SPI (CPOL, CPHA), TI timing, macrowire timing                                                        |
| ÿ slave supports 4 formats of Motorola SPI (CPOL, CPHA);                                                                                     |
| ÿ Support full duplex and half duplex                                                                                                        |
| ÿ The main device supports bit transmission, with a maximum support of 65535bit transmission.                                                |
| ÿ The slave device supports transmission modes of various lengths of bytes                                                                   |
| ÿ The maximum clock frequency of SPI_Clk input from the slave device is 1/6 of the system clock                                              |
| 5.15 UART controller                                                                                                                         |
| ÿ The device side complies with the APB bus interface protocol                                                                               |
| ÿ Support interrupt or polling working mode                                                                                                  |
| ÿ Supports DMA transfer mode, with 32-byte FIFO for sending and receiving.                                                                   |
| ÿ Programmable baud rate                                                                                                                     |
| ÿ 5-8bit data length, and parity polarity configurable                                                                                       |
| ÿ 1 or 2 stop bits configurable                                                                                                              |
| ÿ Support RTS/CTS flow control                                                                                                               |
| ÿ Support Break frame sending and receiving                                                                                                  |

ÿ Overrun, parity error, frame error, rx break frame interrupt indication



ÿ Maximum 16-burst byte DMA operation

### 5.16 GPIO controller

Configurable GPIO, software-controlled input and output, hardware-controlled input and output, configurable interrupt mode.

The starting addresses of the GPIOA and GPIOB registers are different, but their functions are the same.

### **5.17 Timer**

Microsecond and millisecond timing (the number of counts is configured according to the clock frequency), and six configurable 32-bit counters are implemented. When the count configured by the corresponding calculator is completed

When completed a corresponding interrupt is generated

# 5.18 Watchdog Controller

Supports "watchdog" function. Observe correct software behavior and allow global reset after system crash. "Watchdog" generates a periodic

Interrupt, the system software must respond to this interrupt and clear the interrupt flag; if the interrupt flag is not cleared for a long time due to system crash, then

Generates a hard reset to globally reset the system.

### 5.19 RF Configurator

Implemented synchronous SPI master functionality. Its working clock is the system internal bus clock. Its characteristics are as follows

 $\ddot{\text{y}}$  The transmit and receive paths each have 1 word depth FIFO

# 5.20 RF transceiver

ÿ The RF transceiver part includes modules including power amplifier, transmit channel, receive channel, phase locked loop and SPI. By adjusting the control

Control ports SHDN, RXEN and TXEN to change the chip working status

ÿ The receiving path adopts a zero-IF structure to directly convert the radio frequency signal into two baseband I and Q outputs. The RF front-end works at 2.4GHz,

Contains low-noise amplifier and quadrature mixer; baseband consists of low-pass filter and variable gain amplifier to achieve channel filtering and gain control;

The driver amplifier provides different DC outputs for the ADC interface

ÿ The transmit path includes: programmable control filter, upconversion mixer, variable gain amplifier and power amplifier. The transmit path also uses direct

Frequency conversion structure. The output signal of the DAC passes through a low-pass filter to filter out the image frequency and out-of-band noise. The PA output is a differential output driver



Off-chip antenna

### 5.21 PWM controller

ÿ 5-channel PWM signal generation function

ÿ 2-channel input signal capture function (PWM0 and PWM4 two channels)

ÿ Output signal frequency range 3Hz~160KHz

ÿ Maximum accuracy of duty cycle: 1/256

ÿ Counter width inserted into dead zone: 8bit

### 5.22 I2S controller

ÿ Supports AMBA APB bus interface, 32bit single read and write operations
ÿ Supports master and slave modes and can work in duplex
ÿ Supports 8/16/24/32 bit width, the maximum sampling frequency is 128KHz
ÿ Supports mono and stereo modes
ÿ Compatible with I<sup>2</sup>S and MSB justified data formats, compatible with PCM A/B format

 $\ddot{\mathrm{y}}$  Supports DMA request read and write operations. Only supports word-by-word operations

### 5.23 7816/UART controller

- ÿ Compatible with UART and 7816 interface functions
- ÿ The device side complies with the APB bus interface protocol
- ÿ Support interrupt or polling working mode
- ÿ Supports DMA transfer mode, with 32-byte FIFO for sending and receiving.
- $\ddot{\text{y}}$  DMA can only operate on a byte basis, with a maximum of 16-burst byte DMA operations







# 5.25 ADC

The acquisition module based on Sigma-Delta ADC completes the acquisition of up to 4 analog signals. The sampling rate is controlled by the external input clock.

It collects input voltage and can also collect chip temperature, supporting input calibration and temperature compensation calibration.

# 5.26 Touch Sensor touch button controller





# 6 pin definition



Table 6-1W802 pin assignment definition (QFN56)

| No. Nar | ne Type Pin fu | nction aft | er reset                  | Reuse function | Maximum frequency | pull-down capability | driving capability |
|---------|----------------|------------|---------------------------|----------------|-------------------|----------------------|--------------------|
| 1       | PB_18          | I/O GP     | IO, input, high impedance | UART5_TX       | 20MHz             | UP/DOWN              | 12mA               |
| 2       | PB_26          | I/O GP     | IO, input, high impedance | LSPI_MOSI/PWM4 | 20MHz             | UP/DOWN              | 12mA               |
| 3       | PB_25          | I/O GP     | IO, input, high impedance | LSPI_MISO/PWM3 | 20MHz             | UP/DOWN              | 12mA               |



| 5 F 6 F 7 F 8 F 9 W 10 F 11 XTAL_C | PB_22                | GPO, input, high impedance LS GPO, input, high impedance U GPO, input, high impedance U UART_RX UART_TX external wake-up | ARTO_CTS/PCM_CK                                    | 20MHz 2MHz 2MHz 2MHz 2MHz | UP/DOWN UP/DOWN UP/DOWN UP/DOWN | 12mA<br>12mA<br>12mA |
|------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------|---------------------------------|----------------------|
| 6 F 7 F 8 F 9 W 10 F 11 XTAL_C     | PB_21                | GPO, input, high impedance U UART_RX UART_TX external wake-up                                                            | ART0_RTS/PCM_SYNC  UART0_RX/PWM1/UART1_CTS/I2C_SCL | 2MHz<br>2MHz              | UP/DOWN                         | 12mA                 |
| 7 F 8 F 9 W 10 F 11 XTAL_C         | PB_20                | UART_RX  UART_TX  external wake-up                                                                                       | UART0_RX/PWM1/UART1_CTS/I2C_SCL                    | 2MHz                      |                                 |                      |
| 8 F 9 W 10 F 11 XTAL_C             | PB_19 I/O WAKEUP I ( | UART_TX external wake-up                                                                                                 |                                                    |                           | UP/DOWN                         | 12mA                 |
| 9 W 10 F 11 XTAL_C                 | VAKEUP 16            | external wake-up                                                                                                         | UART0_TX/PWM0/UART1_RTS/I2C_SDA                    | 2MHz                      |                                 |                      |
| 10 F                               | RESET I              |                                                                                                                          |                                                    |                           | UP/DOWN                         | 12mA                 |
| 11 XTAL_0                          |                      | RESET reset                                                                                                              |                                                    |                           |                                 |                      |
| 12 XTAL_II                         | OUT O External cr    |                                                                                                                          |                                                    |                           | UP                              |                      |
|                                    |                      | ystal oscillator output                                                                                                  |                                                    |                           |                                 |                      |
|                                    | N I External crysta  | ıl oscillator input                                                                                                      |                                                    |                           | 0                               |                      |
| 13AVDD33                           | 3 Р                  | chip power supply, 3.3V                                                                                                  |                                                    |                           |                                 |                      |
| 4                                  | ANT I/O              | RF antenna                                                                                                               |                                                    |                           |                                 |                      |
| 15AVDD33                           | 3 Р                  | chip power supply, 3.3V                                                                                                  |                                                    |                           |                                 |                      |
| 16AVDD33                           | 3 Р                  | chip power supply, 3.3V                                                                                                  | 4 A                                                |                           |                                 |                      |
| 17 AVE                             | DD33_AU P            | chip power supply, 3.3V                                                                                                  |                                                    |                           |                                 |                      |
| 18 BOOTM                           | NODE I/O BOOTM       | ODE                                                                                                                      | I2S_MCLK/LSPI_CS/PWM2/I2S_DO                       | 30MHz                     | UP/DOWN                         | 12mA                 |
| 19                                 | PA_1 I/O             | JTAG_CK                                                                                                                  | JTAG_CK/I2C_SCL/PWM3/I2S_LRCK/AD                   | 20MHz                     | UP/DOWN                         | 12mA                 |
| 10                                 | FA_1 1/0             | JIAG_CK                                                                                                                  | C_0                                                | 2011112                   |                                 |                      |
| 20                                 | PA_2 I/O             | GPIO, input, high impedance                                                                                              | UART1_RTS/UART2_TX/PWM0/UART3_RT<br>S/ADC_3        | 20MHz                     | UP/DOWN                         | 12mA                 |
| twinty side                        | PA_3 I/O             | GPIO, input, high impedance                                                                                              | UART1_CTS/UART2_RX/PWM1/UART3_CT<br>S/ADC_2        | 20MHz                     | UP/DOWN                         | 12mA                 |
| Newty No.                          | PA_4 I/O             | JTAG_SWO                                                                                                                 | JTAG_SWO/I2C_SDA/PWM4/I2S_BCK/AD<br>C_1            | 20MHz                     | UP/DOWN                         | 12mA                 |
| basedy trans                       | PA_7 I/O             | GPO, input, high impedance P                                                                                             | WM4/LSPI_MOSI/I2S_MCK/I2S_DI                       | 25MHz                     | UP/DOWN                         | 12mA                 |
| Seetly float                       | PA_9 I/O             | GPO, input, high impedance                                                                                               | MMC_CLK/UART4_RX/UART5_RX/I2S_LR CLK/Touch_1       | 50MHz                     | UP/DOWN                         | 12mA                 |
| 25 F                               | PA_10 I/O            | GPO, input, high impedance                                                                                               | MMC_CMD/UART4_RTX/PWM0/I2S_DO/To uch_2             | 50MHz                     | UP/DOWN                         | 12mA                 |
| 26 F                               | PA_12 VO             | GPO, input, high impedance                                                                                               | MMC_DAT1/UART5_TX/PWM2 /Touch_Cap (CMOD)           | 50MHz                     | UP/DOWN                         | 12mA                 |
| 27 г                               | PA_14 I/O            | GPO, input, high impedance                                                                                               | MMC_DAT3/UART5_CTS/PWM4/Touch_Ca p(CDC)            | 50MHz                     | UP/DOWN                         | 12mA                 |
| 28                                 | PB_0 I/O             | GPO, input, high impedance                                                                                               | PWM0/LSPI_MISO/UART3_TX/PSRAM_CK<br>/Touch_3       | 80MHz                     | UP/DOWN                         | 12mA                 |
| 29VDD33I0                          | О Р                  | IO power supply, 3.3V                                                                                                    |                                                    |                           |                                 |                      |
| 30                                 | PB_1 I/O             | GPIO, input, high impedance                                                                                              | PWM1/LSPI_CK/UART3_RX/PSRAM_CS /Touch_4            | 80MHz                     | UP/DOWN                         | 12mA                 |
| 31 QSPI_I0                         | O2 I/O               | QSPI_D2                                                                                                                  | QSPI_D2                                            | 100MHz                    | UP/DOWN                         | 12mA                 |

twenty on



| 32    | PB_2           | I/O GP | O, input, high impedance     | PWM2/LSPI_CK/UART2_TX/PSRAM_D0<br>/Touch_5       | 80MHz  | UP      |      |
|-------|----------------|--------|------------------------------|--------------------------------------------------|--------|---------|------|
| 33 QS | PI_IO1 I/O QSP | I_D1   |                              | QSPI_D1                                          | 100MHz | UP/DOWN | 12mA |
| 34QSI | PI_CS          | OQSF   | PI_CS                        | QSPI_CS                                          | 100MHz | UP      |      |
| 35 QS | PI_IO3 I/O QSP | I_D3   |                              | QSPI_D3                                          | 100MHz | UP      |      |
| 36    | PB_3           | I/O GP | O, input, high impedance     | PWM3/LSPI_MISO/UART2_RX/PSRAM_D1 /Touch_6        | 80MHz  | UP      |      |
| 37 QS | PI_CLK O QSP   | _CLK   |                              | QSPI_CLK                                         | 100MHz | UP/DOWN | 12mA |
| 38    | PB_4           | I/O GP | O, input, high impedance     | LSPI_CS/UART2_RTS/UART4_TX/PSRAM<br>_D2 /Touch_7 | 80MHz  | UP      |      |
| 39 QS | PI_IO0         |        | QSPI_D0                      | QSPI_D0                                          | 100MHz | UP/DOWN | 12mA |
| 40    | PB_5           | I/O GP | O, input, high impedance     | LSPI_MOSI/UART2_CTS/UART4_RX/PSA RM_D3 /Touch_8  | 80MHz  | UP      | •    |
| 41    | PB_29          | I/O GP | O, input, high impedance PS  | RAM_D1/UART0_RTS/Touch_15                        | 80MHz  | UP/DOWN | 12mA |
| 42VD[ | )<br>331O      | P IO p | power supply, 3.3V           |                                                  |        |         |      |
| 43    | CAP            | I exte | rnal capacitor, 4.7µF        |                                                  |        | -       |      |
| 44    | PB_6           | I/O GP | O, input, high impedance     | UART1_TX/MMC_CLK/HSPI_CK/SDIO_CK<br>/Touch_9     | 50MHz  | UP/DOWN | 12mA |
| 45    | PB_7           | I/O GP | O, input, high impedance     | UART1_RX/MMC_CMD/HSPI_INT/SDIO_C MD /Touch_10    | 50MHz  | UP/DOWN | 12mA |
| 46    | PB_8           | I/O GP | O, input, high impedance     | I2S_BCK/MMC_D0/PWM_BREAK/SDIO_D0 /Touch_11       | 50MHz  | UP/DOWN | 12mA |
| 47    | PB_9           | I/O GP | O, input, high impedance     | I2S_LRCK/MMC_D1/HSPI_CS/SDIO_D1 /Touch_12        | 50MHz  | UP/DOWN | 12mA |
| 48    | PB_12          | I/O GP | O, input, high impedance HS  | SPI_CK/PWM0/UART5_CTS/I2S_BCLK                   | 50MHz  | UP/DOWN | 12mA |
| 49    | PB_13          | I/O GP | O, input, high impedance     | HSPI_INT/PWM1/UART5_RTS/I2S_LRCL                 | 50MHz  | UP/DOWN | 12mA |
| 50    | PB_14          | I/O GP | O, input, high impedance HS  | PI_CS/PWM2/LSPI_CS/I2S_DO                        | 50MHz  | UP/DOWN | 12mA |
| 51    | PB_15          | I/O GP | O, input, high impedance HS  | PI_DI/PWM3/LSPI_CK/I2S_DI                        | 50MHz  | UP/DOWN | 12mA |
| 52    | PB_10          | I/O GP | O, input, high impedance I29 | S_DI/MMC_D2/HSPI_DI/SDIO_D2                      | 50MHz  | UP/DOWN | 12mA |
| 53VDI | 033IO          | PIO    | ower supply, 3.3V            |                                                  |        |         |      |
| 54    | PB_11          | I/O GP | O, input, high impedance I29 | S_DO/MMC_D3/HSPI_DO/SDIO_D3                      | 50MHz  | UP/DOWN | 12mA |
| 55    | PB_16          | I/O GP | O, input, high impedance HS  | PI_DO/PWM4/LSPI_MISO/UART1_RX                    | 50MHz  | UP/DOWN | 12mA |
| 56    | PB_17          | I/O GP | O, input, high impedance     | UART5_RX/PWM_BREAK/LSPI_MOSI/I2S<br>_MCLK        | 20MHz  | UP/DOWN | 12mA |

Note: 1. I = input, O = output, P = power



#### 7 Electrical Characteristics

#### 7.1 Limit parameters

#### Table 7-1 Limit parameters

| parameter                       | name | minimum value | Typical value | maximum value | unit |
|---------------------------------|------|---------------|---------------|---------------|------|
| Supply voltage                  | VDD  | 3.0           | 3.3           | 3.6           | V    |
| Input logic level is low        | VIL  | -0.3          |               | 0.8           | V    |
| Input logic level is high       | VIH  | 2.0           |               | VDD+0.3       | V    |
| Input pin capacitance           | Cpad |               |               | 2             | pF   |
| Output logic level is low       | VOL  |               |               | 0.4           | V    |
| Output logic level is high      | VOH  | 2.4           |               |               | V    |
| Output maximum drive capability | IMAX |               |               | twortly four  | mA   |
| Storage temperature range       | TSTR | -40ÿ          |               | +125ÿ         | ÿ    |
| range of working temperature    | TOPR | -40ÿ          |               | +85ÿ          | ÿ    |

### 7.2 RF power consumption parameters

Test conditions: 3.3V power supply, emission test at 50% duty cycle.



| model                       | Typical value | unit |
|-----------------------------|---------------|------|
| Transmit IEEE802.11b 1Mbps  | 0.40          | 0    |
| POUT = +19.4dBm             | 240           | mA   |
| Transmit IEEE802.11b 11Mbps | 240           | 0    |
| POUT = +19.3dBm             | 240           | mA   |
| Transmit IEEE802.11g 54Mbps | 180           | mA   |
| POUT = +14.7 dBm            |               |      |
| Send IEEE802.11n MCS7       | 175           | mA   |
| POUT = +12dBm               |               | ША   |
| Receive IEEE802.11b/g/n     | 95            | mA   |

# 7.3 Wi-Fi radio frequency

# Table 7-3 Wi-Fi radio frequency parameters

| parameter           | Typical value | unit |  |  |  |
|---------------------|---------------|------|--|--|--|
| input frequency     | 2.4~2.4835    | GHz  |  |  |  |
| Transmit power      |               |      |  |  |  |
| IEEE802.11b 11Mbps  | 19±2          | dBm  |  |  |  |
| IEEE802.11g 54Mbps  | 16±2          | dBm  |  |  |  |
| IEEE802.11nMCS7HT20 | 13±2          | dBm  |  |  |  |
| Receive sensitivity |               |      |  |  |  |



| IEEE802.11b 1Mbps      | -96                          | dBm |
|------------------------|------------------------------|-----|
| IEEE802.11b 11Mbps     | -86                          | dBm |
| IEEE802.11g 54Mbps     | -73                          | dBm |
| IEEE802.11gMCS7HT20    | -71                          | dBm |
|                        | adjacent channel suppression |     |
| IEEE802.11b 6Mbps      | 32                           | dB  |
| IEEE802.11g 54Mbps     | 16                           | dB  |
| IEEE802.11n HT20, MCS0 | 31                           | dB  |
| IEEE802.11n HT20, MCS7 | 12                           | dB  |

### 7.4 Bluetooth RF

### 7.4.1 Traditional Bluetooth RF

# Receiver-Base Rate (BR)

| parameter                            | condition         | Minimum va | llue Typical va | ilue Maximum v | alue Unit |
|--------------------------------------|-------------------|------------|-----------------|----------------|-----------|
| Sensitivity@0.1% BER                 | <b>&gt;</b>       |            | -91             |                | dBm       |
| Maximum received signal @0.1% BER    |                   |            | 0               |                | dBm       |
| Common channel suppression ratio C/I |                   |            | 9               |                | dB        |
| out-of-band blocking                 | 30 MHz ~ 2000 MHz |            | -10             |                | dBm       |
|                                      | 2000 MHz ~ 2400   |            | -27             |                | dBm       |
|                                      | MHz               |            |                 |                |           |



|                 | 2500 MHz ~ 3000     | -27 | dBm |
|-----------------|---------------------|-----|-----|
|                 | MHz                 |     |     |
|                 | 3000 MHz ~ 12.5 GHz | -10 | dBm |
| Intermodulation |                     | -39 | dB  |

Transmitter - Base Rate (BR)

| parameter              | condition | Minimum va  | llue Typical va | ilue Maximum va | alue Unit |
|------------------------|-----------|-------------|-----------------|-----------------|-----------|
| RF transmit power      | 4         |             | 6               |                 | dBm       |
| Gain control step size |           |             | 3               |                 | db        |
| RF power control range | C         | -10         | <b>/</b>        | 12              | dBm       |
| 20 dB bandwidth        |           | 0.918 0.92  | 3               |                 |           |
| ÿf1avg                 |           |             | 159.8           |                 |           |
| ÿf2max                 |           |             | 142.8           |                 |           |
| ÿ f2avg/ÿ f1avg        |           |             | 0.89            |                 |           |
| ICFT                   |           |             | 0               |                 |           |
| drift rate             |           | -2.25 -2.08 | 3 2.23          |                 | kHz       |
| Offset(DH1)            |           | -4          |                 | -1              | kHz       |
| Offset(DH5)            |           |             | 0               | twenty one      | kHz       |

Receiver - Enhanced Rate (EDR)

|           |           |            |                 | ĺ            |           |
|-----------|-----------|------------|-----------------|--------------|-----------|
| parameter | condition | Minimum va | lue Typical val | ue Maximum v | alue Unit |



| ÿ/4 DQPSK                      |  |  |     |  |     |  |
|--------------------------------|--|--|-----|--|-----|--|
| Sensitivity@0.01% BER          |  |  | -88 |  | dBm |  |
| Maximum received signal @0.01% |  |  | 0   |  | dBm |  |
| BER                            |  |  |     |  |     |  |
| 8DPSK                          |  |  |     |  |     |  |
| Sensitivity@0.01% BER          |  |  | -81 |  | dBm |  |
| Maximum received signal@0.01%  |  |  | 0   |  | dBm |  |
| BER                            |  |  | •   |  |     |  |

Transmitter - Enhanced Data Rate (EDR)

| parameter              | condition | Minimum va | ue Typical val | ue Maximum v | alue Unit |
|------------------------|-----------|------------|----------------|--------------|-----------|
| RF transmit power      |           |            | 0              |              | dBm       |
| Gain control step size |           |            | 3              |              | db        |
| RF power control range | <b>Y</b>  | -10        |                | 8            | dBm       |
| ÿ/4 DQPSK max w0       |           | -3.2       |                | 2.6          | KHz       |
| ÿ/4DQPSKmaxwi          |           | -5.3       |                | -2.4 KHz     |           |
| ÿ/4 DQPSK max  wi + w0 |           | -4.8       |                | -3.9 KHz     |           |
| 8DPSK max w0           |           | -1.4       |                | 1.5          | KHz       |
| 8DPSKmaxwi             |           | -4.1       |                | -2.9 KHz     |           |
| 8DPSK max  wi + w0     |           | -4.8       |                | -4.1         | KHz       |



| ÿ/4 DQPSK modulation accuracy RI | MS DEVM   | 6.7   | % |
|----------------------------------|-----------|-------|---|
|                                  | 99%DEVM   | 100   | % |
|                                  | Peak DEVM | 14.1  | % |
| 8 DPSK modulation accuracy       | RMS DEVM  | 6.8   | % |
|                                  | 99%DEVM   | 99.99 | % |
|                                  | Peak DEVM | 15.3  | % |
| EDR differential phase encoding  |           | 100   | % |

# 7.4.2 Bluetooth Low Energy RF

### receiver

| parameter                      | condition       | Minimum va | llue Typical va | llue Maximum va | alue Unit |
|--------------------------------|-----------------|------------|-----------------|-----------------|-----------|
| Sensitivity@30.8% PER          | <b>&gt;</b>     |            | -94             |                 | dBm       |
| Maximum received signal @30.8% |                 |            |                 | 0               | dBm       |
| PER                            |                 |            |                 |                 |           |
| out-of-band blocking           | 30MHz~2000MHz   |            | -30             |                 | dBm       |
|                                | 2003MHz~2399MHz |            | -35             |                 | dBm       |
|                                | 2484MHz~3000MHz |            | -35             |                 | dBm       |
|                                | 3000MHz~12.5GHz |            | -30             |                 | dBm       |



| Intermodulation |  | -47 | dBm |
|-----------------|--|-----|-----|
|                 |  |     |     |

### launcher

| parameter              | condition | Minimum valu | e Typical valu | e Maximum va | alue Unit |
|------------------------|-----------|--------------|----------------|--------------|-----------|
| RF transmit power      |           |              | 6              |              | dBm       |
| Gain control step size |           |              | 2              |              | db        |
| RF power control range |           | -10          |                | 12           | dBm       |
| ÿf1avg                 |           | 240.8        | 241.2 242      |              | kHz       |
| ÿf2max                 | 4         | 175.7        | 182.7 183      | .9 kHz       |           |
| drift rate             |           |              | 1.5            | ,            | kHz       |
| offset                 |           |              | -4.3           |              | kHz       |



#### 8 Packaging information





SIDE VIEW

Figure 8-1 W802 packaging parameters

V

Table 8-1 W802 package parameter table

| 0,410.01 | MILLIMETER |      |      |  |
|----------|------------|------|------|--|
| SYMBOL   | MIN        | NOM  | MAX  |  |
|          | 0.70       | 0.75 | 0.80 |  |
| A        | 0.80       | 0.85 | 0.90 |  |
| A1       | 0.00       | 0.02 | 0.05 |  |
| b        | 0.13       | 0.18 | 0.23 |  |
| b1       | 0.12REF    |      |      |  |
| С        | 0.18       | 0.20 | 0.25 |  |
| D        | 5.90       | 6.00 | 6.10 |  |



| D2               | 4.60    | 4.70 | 4.80 |
|------------------|---------|------|------|
| e                | 0.35BSC |      |      |
| Ne               | 4.55BSC |      |      |
| Nd               | 4.55BSC |      |      |
| E                | 5.90    | 6.00 | 6.10 |
| E2               | 4.60    | 4.70 | 4.70 |
| L                | 0.35    | 0.40 | 0.45 |
| h                | 0.30    | 0.35 | 0.40 |
| L/F carrier size | 193x193 |      |      |



#### 9 silk screen information



Note: Font: Arial;

The third line of the seal, XXXXXX, represents the first 6 digits of the batch number of the main core, and YYWW is the year and week number (if the year and week number is given in the order, the one given shall prevail, if not given,